How are such low op-amp input currents possible?
$begingroup$
I understand that op-amps have low input currents; that's one of their defining characteristics. But looking at the datasheet for the LMC6001 (amusingly called an "Ultra, Ultra-Low Input Current Amplifier" because one ultra just wasn't enough), I have to wonder: how the <censored> do they get such low input currents‽
The LMC6001 claims a maximum input bias current at 25°C of 25 femtoamperes. With its rated input offset voltage of 10mV between the pins, that's equivalent to a 400 GΩ resistor between the inputs, which are two adjacent pins on an SOIC package. And the equivalent input-to-power resistances are even higher!
And then if you look at comparators, it's even more impressive. Take for example the TLV7211, where the equivalent input-to-input and input-to-power resistances are on the order of 100 TΩ, while being in an even smaller SC-70 package. How is this not dominated by leakage currents through the PCB and packaging?
operational-amplifier comparator input-impedance leakage-current
$endgroup$
add a comment |
$begingroup$
I understand that op-amps have low input currents; that's one of their defining characteristics. But looking at the datasheet for the LMC6001 (amusingly called an "Ultra, Ultra-Low Input Current Amplifier" because one ultra just wasn't enough), I have to wonder: how the <censored> do they get such low input currents‽
The LMC6001 claims a maximum input bias current at 25°C of 25 femtoamperes. With its rated input offset voltage of 10mV between the pins, that's equivalent to a 400 GΩ resistor between the inputs, which are two adjacent pins on an SOIC package. And the equivalent input-to-power resistances are even higher!
And then if you look at comparators, it's even more impressive. Take for example the TLV7211, where the equivalent input-to-input and input-to-power resistances are on the order of 100 TΩ, while being in an even smaller SC-70 package. How is this not dominated by leakage currents through the PCB and packaging?
operational-amplifier comparator input-impedance leakage-current
$endgroup$
2
$begingroup$
The high input impedance is because they use insulated gate FETs. And of course the leakage across the PCB will tend to dominate, that's why you have to put guard rings around the inputs or stand them off on PTFE insulated posts.
$endgroup$
– Jack Creasey
23 hours ago
$begingroup$
Do they use any special plastic for the packaging of these to reduce leakage across the package itself, or is that not enough of a problem even at this low current level?
$endgroup$
– Hearth
23 hours ago
$begingroup$
For ultra high impedance there may be ground or guard pins ether side of the inputs. For the LMC6001 read 10.1 in the datasheet.
$endgroup$
– Jack Creasey
22 hours ago
2
$begingroup$
If you look at Keithley's boards, you'll also see FR4 cutouts to reduce current paths. But to get really low input levels, I had to get the ICs in waffle packs from Hamamatsu and from Burr Brown without the epoxy packaging, and learn to wire bond myself (found someone local willing to help me out.) The epoxy packages are too leaky between pins, as you realized -- certain COTO relays actually leak less. (I couldn't afford guard rings, FR4, or epoxy and also had to stabilize the temperature, too.)
$endgroup$
– jonk
21 hours ago
$begingroup$
@Jonk You've gotta post pictures of that .
$endgroup$
– Toor
5 hours ago
add a comment |
$begingroup$
I understand that op-amps have low input currents; that's one of their defining characteristics. But looking at the datasheet for the LMC6001 (amusingly called an "Ultra, Ultra-Low Input Current Amplifier" because one ultra just wasn't enough), I have to wonder: how the <censored> do they get such low input currents‽
The LMC6001 claims a maximum input bias current at 25°C of 25 femtoamperes. With its rated input offset voltage of 10mV between the pins, that's equivalent to a 400 GΩ resistor between the inputs, which are two adjacent pins on an SOIC package. And the equivalent input-to-power resistances are even higher!
And then if you look at comparators, it's even more impressive. Take for example the TLV7211, where the equivalent input-to-input and input-to-power resistances are on the order of 100 TΩ, while being in an even smaller SC-70 package. How is this not dominated by leakage currents through the PCB and packaging?
operational-amplifier comparator input-impedance leakage-current
$endgroup$
I understand that op-amps have low input currents; that's one of their defining characteristics. But looking at the datasheet for the LMC6001 (amusingly called an "Ultra, Ultra-Low Input Current Amplifier" because one ultra just wasn't enough), I have to wonder: how the <censored> do they get such low input currents‽
The LMC6001 claims a maximum input bias current at 25°C of 25 femtoamperes. With its rated input offset voltage of 10mV between the pins, that's equivalent to a 400 GΩ resistor between the inputs, which are two adjacent pins on an SOIC package. And the equivalent input-to-power resistances are even higher!
And then if you look at comparators, it's even more impressive. Take for example the TLV7211, where the equivalent input-to-input and input-to-power resistances are on the order of 100 TΩ, while being in an even smaller SC-70 package. How is this not dominated by leakage currents through the PCB and packaging?
operational-amplifier comparator input-impedance leakage-current
operational-amplifier comparator input-impedance leakage-current
edited 6 hours ago
Hearth
asked 23 hours ago
HearthHearth
4,3551036
4,3551036
2
$begingroup$
The high input impedance is because they use insulated gate FETs. And of course the leakage across the PCB will tend to dominate, that's why you have to put guard rings around the inputs or stand them off on PTFE insulated posts.
$endgroup$
– Jack Creasey
23 hours ago
$begingroup$
Do they use any special plastic for the packaging of these to reduce leakage across the package itself, or is that not enough of a problem even at this low current level?
$endgroup$
– Hearth
23 hours ago
$begingroup$
For ultra high impedance there may be ground or guard pins ether side of the inputs. For the LMC6001 read 10.1 in the datasheet.
$endgroup$
– Jack Creasey
22 hours ago
2
$begingroup$
If you look at Keithley's boards, you'll also see FR4 cutouts to reduce current paths. But to get really low input levels, I had to get the ICs in waffle packs from Hamamatsu and from Burr Brown without the epoxy packaging, and learn to wire bond myself (found someone local willing to help me out.) The epoxy packages are too leaky between pins, as you realized -- certain COTO relays actually leak less. (I couldn't afford guard rings, FR4, or epoxy and also had to stabilize the temperature, too.)
$endgroup$
– jonk
21 hours ago
$begingroup$
@Jonk You've gotta post pictures of that .
$endgroup$
– Toor
5 hours ago
add a comment |
2
$begingroup$
The high input impedance is because they use insulated gate FETs. And of course the leakage across the PCB will tend to dominate, that's why you have to put guard rings around the inputs or stand them off on PTFE insulated posts.
$endgroup$
– Jack Creasey
23 hours ago
$begingroup$
Do they use any special plastic for the packaging of these to reduce leakage across the package itself, or is that not enough of a problem even at this low current level?
$endgroup$
– Hearth
23 hours ago
$begingroup$
For ultra high impedance there may be ground or guard pins ether side of the inputs. For the LMC6001 read 10.1 in the datasheet.
$endgroup$
– Jack Creasey
22 hours ago
2
$begingroup$
If you look at Keithley's boards, you'll also see FR4 cutouts to reduce current paths. But to get really low input levels, I had to get the ICs in waffle packs from Hamamatsu and from Burr Brown without the epoxy packaging, and learn to wire bond myself (found someone local willing to help me out.) The epoxy packages are too leaky between pins, as you realized -- certain COTO relays actually leak less. (I couldn't afford guard rings, FR4, or epoxy and also had to stabilize the temperature, too.)
$endgroup$
– jonk
21 hours ago
$begingroup$
@Jonk You've gotta post pictures of that .
$endgroup$
– Toor
5 hours ago
2
2
$begingroup$
The high input impedance is because they use insulated gate FETs. And of course the leakage across the PCB will tend to dominate, that's why you have to put guard rings around the inputs or stand them off on PTFE insulated posts.
$endgroup$
– Jack Creasey
23 hours ago
$begingroup$
The high input impedance is because they use insulated gate FETs. And of course the leakage across the PCB will tend to dominate, that's why you have to put guard rings around the inputs or stand them off on PTFE insulated posts.
$endgroup$
– Jack Creasey
23 hours ago
$begingroup$
Do they use any special plastic for the packaging of these to reduce leakage across the package itself, or is that not enough of a problem even at this low current level?
$endgroup$
– Hearth
23 hours ago
$begingroup$
Do they use any special plastic for the packaging of these to reduce leakage across the package itself, or is that not enough of a problem even at this low current level?
$endgroup$
– Hearth
23 hours ago
$begingroup$
For ultra high impedance there may be ground or guard pins ether side of the inputs. For the LMC6001 read 10.1 in the datasheet.
$endgroup$
– Jack Creasey
22 hours ago
$begingroup$
For ultra high impedance there may be ground or guard pins ether side of the inputs. For the LMC6001 read 10.1 in the datasheet.
$endgroup$
– Jack Creasey
22 hours ago
2
2
$begingroup$
If you look at Keithley's boards, you'll also see FR4 cutouts to reduce current paths. But to get really low input levels, I had to get the ICs in waffle packs from Hamamatsu and from Burr Brown without the epoxy packaging, and learn to wire bond myself (found someone local willing to help me out.) The epoxy packages are too leaky between pins, as you realized -- certain COTO relays actually leak less. (I couldn't afford guard rings, FR4, or epoxy and also had to stabilize the temperature, too.)
$endgroup$
– jonk
21 hours ago
$begingroup$
If you look at Keithley's boards, you'll also see FR4 cutouts to reduce current paths. But to get really low input levels, I had to get the ICs in waffle packs from Hamamatsu and from Burr Brown without the epoxy packaging, and learn to wire bond myself (found someone local willing to help me out.) The epoxy packages are too leaky between pins, as you realized -- certain COTO relays actually leak less. (I couldn't afford guard rings, FR4, or epoxy and also had to stabilize the temperature, too.)
$endgroup$
– jonk
21 hours ago
$begingroup$
@Jonk You've gotta post pictures of that .
$endgroup$
– Toor
5 hours ago
$begingroup$
@Jonk You've gotta post pictures of that .
$endgroup$
– Toor
5 hours ago
add a comment |
2 Answers
2
active
oldest
votes
$begingroup$
The input impedance can't be compared directly with the leakage current.
Input impedance is the change in input current with voltage. An input could have a 1uA bias current and 1G$Omega$ input resistance if the 1uA was very stable with input voltage.
They're MOSFETs and almost zero gate leakage is completely normal. Remember that you can store charge for 100 years in nonvolatile memory just with a bit of charge on a tiny gate capacitance. The more impressive achievement is providing any kind of gate protection within that leakage requirement. I suspect they may have some clever bootstrap circuit to minimize leakage. You can search for patents to see if they've disclosed anything relevant (it would be a National Semiconductor patent).
There are options to using FR4 PCBs, which are not perfect even when perfectly clean (and are easily contaminated by some fluxes to have relatively massive leakage). Here is a document which discusses some of the issues. I think Bob Pease also had some good tips and tricks for achieving low leakage. You can avoid a PCB entirely for the low leakage pin and use a PTFE (teflon) standoff, for example.
$endgroup$
$begingroup$
Like I said I would, I've edited the question to not use the term input impedance improperly. Letting you know here so that, should you want to, you can remove the part of this answer pointing that out.
$endgroup$
– Hearth
5 hours ago
add a comment |
$begingroup$
They get such low input currents by proper use of CMOS transistors. There is a compromise in speed. You will not find GHZ CMOS op-amps.
The PCB layout MUST include 2 options in design. Guard rails between the input pins prevent leakage currents from nearby supply rails from causing offsets and noise in the outputs. Option 2 means using Teflon in that part of the board, along with routing out narrow strips of board. The input pin, which may have a 100 megohm resistor at its input(s), now has no contact with adjacent PCB traces at all. Some Teflon post are used with a tinned wire in the center, for inputs in the 100M to gigaohm range.
Meters that measure picoamps and picovolts make use of such circuit topology, with Teflon being used for the most demanding requirements. A separate dust shield and conformal coating prevent dust and moisture from causing noise and/or offset errors.
$endgroup$
add a comment |
Your Answer
StackExchange.ifUsing("editor", function () {
return StackExchange.using("mathjaxEditing", function () {
StackExchange.MarkdownEditor.creationCallbacks.add(function (editor, postfix) {
StackExchange.mathjaxEditing.prepareWmdForMathJax(editor, postfix, [["\$", "\$"]]);
});
});
}, "mathjax-editing");
StackExchange.ifUsing("editor", function () {
return StackExchange.using("schematics", function () {
StackExchange.schematics.init();
});
}, "cicuitlab");
StackExchange.ready(function() {
var channelOptions = {
tags: "".split(" "),
id: "135"
};
initTagRenderer("".split(" "), "".split(" "), channelOptions);
StackExchange.using("externalEditor", function() {
// Have to fire editor after snippets, if snippets enabled
if (StackExchange.settings.snippets.snippetsEnabled) {
StackExchange.using("snippets", function() {
createEditor();
});
}
else {
createEditor();
}
});
function createEditor() {
StackExchange.prepareEditor({
heartbeatType: 'answer',
autoActivateHeartbeat: false,
convertImagesToLinks: false,
noModals: true,
showLowRepImageUploadWarning: true,
reputationToPostImages: null,
bindNavPrevention: true,
postfix: "",
imageUploader: {
brandingHtml: "Powered by u003ca class="icon-imgur-white" href="https://imgur.com/"u003eu003c/au003e",
contentPolicyHtml: "User contributions licensed under u003ca href="https://creativecommons.org/licenses/by-sa/3.0/"u003ecc by-sa 3.0 with attribution requiredu003c/au003e u003ca href="https://stackoverflow.com/legal/content-policy"u003e(content policy)u003c/au003e",
allowUrls: true
},
onDemand: true,
discardSelector: ".discard-answer"
,immediatelyShowMarkdownHelp:true
});
}
});
Sign up or log in
StackExchange.ready(function () {
StackExchange.helpers.onClickDraftSave('#login-link');
});
Sign up using Google
Sign up using Facebook
Sign up using Email and Password
Post as a guest
Required, but never shown
StackExchange.ready(
function () {
StackExchange.openid.initPostLogin('.new-post-login', 'https%3a%2f%2felectronics.stackexchange.com%2fquestions%2f426989%2fhow-are-such-low-op-amp-input-currents-possible%23new-answer', 'question_page');
}
);
Post as a guest
Required, but never shown
2 Answers
2
active
oldest
votes
2 Answers
2
active
oldest
votes
active
oldest
votes
active
oldest
votes
$begingroup$
The input impedance can't be compared directly with the leakage current.
Input impedance is the change in input current with voltage. An input could have a 1uA bias current and 1G$Omega$ input resistance if the 1uA was very stable with input voltage.
They're MOSFETs and almost zero gate leakage is completely normal. Remember that you can store charge for 100 years in nonvolatile memory just with a bit of charge on a tiny gate capacitance. The more impressive achievement is providing any kind of gate protection within that leakage requirement. I suspect they may have some clever bootstrap circuit to minimize leakage. You can search for patents to see if they've disclosed anything relevant (it would be a National Semiconductor patent).
There are options to using FR4 PCBs, which are not perfect even when perfectly clean (and are easily contaminated by some fluxes to have relatively massive leakage). Here is a document which discusses some of the issues. I think Bob Pease also had some good tips and tricks for achieving low leakage. You can avoid a PCB entirely for the low leakage pin and use a PTFE (teflon) standoff, for example.
$endgroup$
$begingroup$
Like I said I would, I've edited the question to not use the term input impedance improperly. Letting you know here so that, should you want to, you can remove the part of this answer pointing that out.
$endgroup$
– Hearth
5 hours ago
add a comment |
$begingroup$
The input impedance can't be compared directly with the leakage current.
Input impedance is the change in input current with voltage. An input could have a 1uA bias current and 1G$Omega$ input resistance if the 1uA was very stable with input voltage.
They're MOSFETs and almost zero gate leakage is completely normal. Remember that you can store charge for 100 years in nonvolatile memory just with a bit of charge on a tiny gate capacitance. The more impressive achievement is providing any kind of gate protection within that leakage requirement. I suspect they may have some clever bootstrap circuit to minimize leakage. You can search for patents to see if they've disclosed anything relevant (it would be a National Semiconductor patent).
There are options to using FR4 PCBs, which are not perfect even when perfectly clean (and are easily contaminated by some fluxes to have relatively massive leakage). Here is a document which discusses some of the issues. I think Bob Pease also had some good tips and tricks for achieving low leakage. You can avoid a PCB entirely for the low leakage pin and use a PTFE (teflon) standoff, for example.
$endgroup$
$begingroup$
Like I said I would, I've edited the question to not use the term input impedance improperly. Letting you know here so that, should you want to, you can remove the part of this answer pointing that out.
$endgroup$
– Hearth
5 hours ago
add a comment |
$begingroup$
The input impedance can't be compared directly with the leakage current.
Input impedance is the change in input current with voltage. An input could have a 1uA bias current and 1G$Omega$ input resistance if the 1uA was very stable with input voltage.
They're MOSFETs and almost zero gate leakage is completely normal. Remember that you can store charge for 100 years in nonvolatile memory just with a bit of charge on a tiny gate capacitance. The more impressive achievement is providing any kind of gate protection within that leakage requirement. I suspect they may have some clever bootstrap circuit to minimize leakage. You can search for patents to see if they've disclosed anything relevant (it would be a National Semiconductor patent).
There are options to using FR4 PCBs, which are not perfect even when perfectly clean (and are easily contaminated by some fluxes to have relatively massive leakage). Here is a document which discusses some of the issues. I think Bob Pease also had some good tips and tricks for achieving low leakage. You can avoid a PCB entirely for the low leakage pin and use a PTFE (teflon) standoff, for example.
$endgroup$
The input impedance can't be compared directly with the leakage current.
Input impedance is the change in input current with voltage. An input could have a 1uA bias current and 1G$Omega$ input resistance if the 1uA was very stable with input voltage.
They're MOSFETs and almost zero gate leakage is completely normal. Remember that you can store charge for 100 years in nonvolatile memory just with a bit of charge on a tiny gate capacitance. The more impressive achievement is providing any kind of gate protection within that leakage requirement. I suspect they may have some clever bootstrap circuit to minimize leakage. You can search for patents to see if they've disclosed anything relevant (it would be a National Semiconductor patent).
There are options to using FR4 PCBs, which are not perfect even when perfectly clean (and are easily contaminated by some fluxes to have relatively massive leakage). Here is a document which discusses some of the issues. I think Bob Pease also had some good tips and tricks for achieving low leakage. You can avoid a PCB entirely for the low leakage pin and use a PTFE (teflon) standoff, for example.
answered 23 hours ago
Spehro PefhanySpehro Pefhany
210k5160422
210k5160422
$begingroup$
Like I said I would, I've edited the question to not use the term input impedance improperly. Letting you know here so that, should you want to, you can remove the part of this answer pointing that out.
$endgroup$
– Hearth
5 hours ago
add a comment |
$begingroup$
Like I said I would, I've edited the question to not use the term input impedance improperly. Letting you know here so that, should you want to, you can remove the part of this answer pointing that out.
$endgroup$
– Hearth
5 hours ago
$begingroup$
Like I said I would, I've edited the question to not use the term input impedance improperly. Letting you know here so that, should you want to, you can remove the part of this answer pointing that out.
$endgroup$
– Hearth
5 hours ago
$begingroup$
Like I said I would, I've edited the question to not use the term input impedance improperly. Letting you know here so that, should you want to, you can remove the part of this answer pointing that out.
$endgroup$
– Hearth
5 hours ago
add a comment |
$begingroup$
They get such low input currents by proper use of CMOS transistors. There is a compromise in speed. You will not find GHZ CMOS op-amps.
The PCB layout MUST include 2 options in design. Guard rails between the input pins prevent leakage currents from nearby supply rails from causing offsets and noise in the outputs. Option 2 means using Teflon in that part of the board, along with routing out narrow strips of board. The input pin, which may have a 100 megohm resistor at its input(s), now has no contact with adjacent PCB traces at all. Some Teflon post are used with a tinned wire in the center, for inputs in the 100M to gigaohm range.
Meters that measure picoamps and picovolts make use of such circuit topology, with Teflon being used for the most demanding requirements. A separate dust shield and conformal coating prevent dust and moisture from causing noise and/or offset errors.
$endgroup$
add a comment |
$begingroup$
They get such low input currents by proper use of CMOS transistors. There is a compromise in speed. You will not find GHZ CMOS op-amps.
The PCB layout MUST include 2 options in design. Guard rails between the input pins prevent leakage currents from nearby supply rails from causing offsets and noise in the outputs. Option 2 means using Teflon in that part of the board, along with routing out narrow strips of board. The input pin, which may have a 100 megohm resistor at its input(s), now has no contact with adjacent PCB traces at all. Some Teflon post are used with a tinned wire in the center, for inputs in the 100M to gigaohm range.
Meters that measure picoamps and picovolts make use of such circuit topology, with Teflon being used for the most demanding requirements. A separate dust shield and conformal coating prevent dust and moisture from causing noise and/or offset errors.
$endgroup$
add a comment |
$begingroup$
They get such low input currents by proper use of CMOS transistors. There is a compromise in speed. You will not find GHZ CMOS op-amps.
The PCB layout MUST include 2 options in design. Guard rails between the input pins prevent leakage currents from nearby supply rails from causing offsets and noise in the outputs. Option 2 means using Teflon in that part of the board, along with routing out narrow strips of board. The input pin, which may have a 100 megohm resistor at its input(s), now has no contact with adjacent PCB traces at all. Some Teflon post are used with a tinned wire in the center, for inputs in the 100M to gigaohm range.
Meters that measure picoamps and picovolts make use of such circuit topology, with Teflon being used for the most demanding requirements. A separate dust shield and conformal coating prevent dust and moisture from causing noise and/or offset errors.
$endgroup$
They get such low input currents by proper use of CMOS transistors. There is a compromise in speed. You will not find GHZ CMOS op-amps.
The PCB layout MUST include 2 options in design. Guard rails between the input pins prevent leakage currents from nearby supply rails from causing offsets and noise in the outputs. Option 2 means using Teflon in that part of the board, along with routing out narrow strips of board. The input pin, which may have a 100 megohm resistor at its input(s), now has no contact with adjacent PCB traces at all. Some Teflon post are used with a tinned wire in the center, for inputs in the 100M to gigaohm range.
Meters that measure picoamps and picovolts make use of such circuit topology, with Teflon being used for the most demanding requirements. A separate dust shield and conformal coating prevent dust and moisture from causing noise and/or offset errors.
edited 22 hours ago
answered 23 hours ago
Sparky256Sparky256
12.1k21637
12.1k21637
add a comment |
add a comment |
Thanks for contributing an answer to Electrical Engineering Stack Exchange!
- Please be sure to answer the question. Provide details and share your research!
But avoid …
- Asking for help, clarification, or responding to other answers.
- Making statements based on opinion; back them up with references or personal experience.
Use MathJax to format equations. MathJax reference.
To learn more, see our tips on writing great answers.
Sign up or log in
StackExchange.ready(function () {
StackExchange.helpers.onClickDraftSave('#login-link');
});
Sign up using Google
Sign up using Facebook
Sign up using Email and Password
Post as a guest
Required, but never shown
StackExchange.ready(
function () {
StackExchange.openid.initPostLogin('.new-post-login', 'https%3a%2f%2felectronics.stackexchange.com%2fquestions%2f426989%2fhow-are-such-low-op-amp-input-currents-possible%23new-answer', 'question_page');
}
);
Post as a guest
Required, but never shown
Sign up or log in
StackExchange.ready(function () {
StackExchange.helpers.onClickDraftSave('#login-link');
});
Sign up using Google
Sign up using Facebook
Sign up using Email and Password
Post as a guest
Required, but never shown
Sign up or log in
StackExchange.ready(function () {
StackExchange.helpers.onClickDraftSave('#login-link');
});
Sign up using Google
Sign up using Facebook
Sign up using Email and Password
Post as a guest
Required, but never shown
Sign up or log in
StackExchange.ready(function () {
StackExchange.helpers.onClickDraftSave('#login-link');
});
Sign up using Google
Sign up using Facebook
Sign up using Email and Password
Sign up using Google
Sign up using Facebook
Sign up using Email and Password
Post as a guest
Required, but never shown
Required, but never shown
Required, but never shown
Required, but never shown
Required, but never shown
Required, but never shown
Required, but never shown
Required, but never shown
Required, but never shown
2
$begingroup$
The high input impedance is because they use insulated gate FETs. And of course the leakage across the PCB will tend to dominate, that's why you have to put guard rings around the inputs or stand them off on PTFE insulated posts.
$endgroup$
– Jack Creasey
23 hours ago
$begingroup$
Do they use any special plastic for the packaging of these to reduce leakage across the package itself, or is that not enough of a problem even at this low current level?
$endgroup$
– Hearth
23 hours ago
$begingroup$
For ultra high impedance there may be ground or guard pins ether side of the inputs. For the LMC6001 read 10.1 in the datasheet.
$endgroup$
– Jack Creasey
22 hours ago
2
$begingroup$
If you look at Keithley's boards, you'll also see FR4 cutouts to reduce current paths. But to get really low input levels, I had to get the ICs in waffle packs from Hamamatsu and from Burr Brown without the epoxy packaging, and learn to wire bond myself (found someone local willing to help me out.) The epoxy packages are too leaky between pins, as you realized -- certain COTO relays actually leak less. (I couldn't afford guard rings, FR4, or epoxy and also had to stabilize the temperature, too.)
$endgroup$
– jonk
21 hours ago
$begingroup$
@Jonk You've gotta post pictures of that .
$endgroup$
– Toor
5 hours ago